# AOZ13987DI-01 ECPower™ 23V 20mΩ Smart Protection Switch With Ideal Diode True Reverse Current Blocking # **General Description** AOZ13987DI-01 is protection switch intended for applications that require reverse current protection. The input operating voltage range is from 3.4V to 23V, and both VIN and VOUT terminals are rated at 28V absolute maximum. The power switch is capable for 20 A surge current for 10ms. AOZ13987DI-01 provides undervoltage lockout, over-voltage, and over-temperature protection. The FLTB pin flags thermal shutdown and over-voltage faults. AOZ13987DI-01 is the ideal solution for multi-port Type-C PD current sinking application. The Ideal Diode True Reverse Current Blocking (IDTRCB) feature prevents VIN to rise due to reverse current flow from VOUT under all conditions An internal soft-start circuit controls inrush current due to highly capacitive loads and the slew rate can be adjusted using an external capacitor. The integrated back-to-back MOSFET offer industry's lowest ON resistance and highest SOA to safely handle high current and wide range of output capacitances on VOUT. The AOZ13987DI-01 is available in a thermally enhanced 3mm x 3mm DFN-12 package which can operate over -40°C to +125°C junction temperature range. #### **Features** - 8A continuous sink current - 20 A peak current for 10 ms @ 2% duty cycle - 20 mΩ typical ON resistance - 3.4V to 23V operating input voltage - VIN and VOUT are rated 28 V Abs max - Ideal Diode True Reverse Current Blocking (IDTRCB) - Programmable soft-start - VIN Under-Voltage Lockout (UVLO) - VIN Over-Voltage Lockout (OVLO) - Thermal shutdown protection - Startup Short Circuit Protection - IEC 61000-4-2: ±8kV on VIN and VOUT - IEC 61000-4-5: 35V on VIN and VOUT, no Cap - Thermally enhanced DFN3x3-12L package # **Applications** - Thunderbolt/USB Type-C PD power switch - Notebook computers - Docking station/dongles - Power ORing applications # **Typical Application** # **Dual Port Typical Application** Rev. 1.0 November 2023 **www.aosmd.com** Page 2 of 18 # **Ordering Information** | Part Number | SCP Recovery During<br>Start Up | Junction<br>Temperature Range | Package | Environmental | |---------------|---------------------------------|-------------------------------|------------|---------------| | AOZ13987DI-01 | Auto-restart | -40°C to +125°C | DFN3x3-12L | RoHS | AOS products are offered in packages with Pb-free plating and compliant to RoHS standards. Please visit https://aosmd.com/sites/default/files/media/AOSGreenPolicy.pdf for additional information. # **Pin Configuration** **Pin Description** | Pin Number | Pin Name | Pin Function | | | |------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1, 2 | VOUT | Output pins. Connect to internal load. | | | | 3 | DNC | Do Not Connect. Internally connected to Exposed Pad (EXP). | | | | 4 | CAP | Connect a 1nF capacitor to GND. | | | | 5 | EN | Enable active high. | | | | 6 | GND | Ground. | | | | 7 SS | | Soft-start pin. Connect a capacitor C <sub>SS</sub> from SS to GND to set the soft-start time. | | | | 8 FLTB | | Fault Indicator, open-drain output. Pull low after a fault condition is detected. | | | | 9, 10 VIN | | Connect to adapter or power input. Place a 10 µF capacitor from VIN to GND. | | | | 11 DNC | | Do Not Connect. Internally connected to VIN. | | | | 12 NC | | No connect. | | | | EXP | EXP | Exposed Thermal Pad. It is the common drain node for the power switches and it must be electrically isolated. Solder to a metal surface directly underneath the EXP and connect to floating copper thermal pads on multiple PCB layers through many VIAs. For best thermal performance, make the floating copper pads as large as possible. | | | Rev. 1.0 November 2023 **www.aosmd.com** Page 3 of 18 # **Absolute Maximum Ratings** Exceeding the Absolute Maximum ratings may damage the device. | Parameter | Rating | | | | |----------------------------------------|-----------------|--|--|--| | VIN, VOUT to GND | -0.3V to +28V | | | | | EN, SS, FLTB to GND | -0.3V to +6V | | | | | CAP to VIN | -0.3V to +6V | | | | | Junction Temperature (T <sub>J</sub> ) | +150 °C | | | | | Storage Temperature (T <sub>S</sub> ) | -65°C to +150°C | | | | | ESD Rating HBM All Pins <sup>(1)</sup> | ±4kV | | | | | IEC 61000-4-2: VIN and VOUT Pins | ±8kV | | | | #### Note: # **Recommend Operating Ratings** The device is not guaranteed to operate beyond the Maximum Operating Ratings. | Parameter | Rating | | | |--------------------------------------------------------------------------------------------|-------------------|--|--| | Supply Voltage (VIN) | 3.4V to 23V | | | | EN, FLTB | 0V to 5.5V | | | | CAP to VIN | 0V to 5.5V | | | | SS | 0V to 3V | | | | DC Fully On Switch Current (I <sub>SW</sub> ) | 0A to 8A | | | | Peak Switch Current (Isw) for 10ms @ 2% Duty Cycle | 20 A | | | | Junction Temperature (T <sub>J</sub> ) | -40 °C to +125 °C | | | | Package Thermal Resistance<br>DFN3x3-12 (Θ <sub>JC</sub> )<br>DFN3x3-12 (Θ <sub>JA</sub> ) | 2°C/W<br>35°C/W | | | ### **Electrical Characteristics** $T_A$ = 25 °C, VIN = 20 V, EN = 5 V, $C_{IN}$ = 10 $\mu$ F, $C_{OUT}$ = 10 $\mu$ F, $C_{SS}$ = 5.6 nF, unless otherwise specified. | Symbol Parameter | | Conditions Min. | | Тур. | Max. | Units | | |------------------------------------------------------------|-------------------------------------|--------------------------------------------------|------|------|------|-------|--| | General | General | | | | | | | | V <sub>VIN</sub> | Input Supply Voltage | | | | 23 | V | | | V <sub>UVLO</sub> | Under-voltage Lockout Threshold | VIN rising | 3.0 | | 3.35 | V | | | V <sub>UVLO_HYS</sub> | Under-voltage Lockout Hysteresis | | | 250 | | mV | | | I <sub>VIN_ON</sub> | Input Quiescent Current | $I_{OUT} = 0$ A, $R_{LIM} = 2.8 \text{ k}\Omega$ | | 500 | 750 | μA | | | I <sub>VIN_OFF</sub> | Input Shutdown Current | EN = 0V | | 32 | 48 | μA | | | I <sub>VOUT_OFF</sub> | Output Leakage Current | VOUT = 20V, VIN = 0V, EN = 0 V | | 32 | 48 | μA | | | R <sub>ON_20V</sub> | Switch On Resistance <sup>(2)</sup> | I <sub>OUT</sub> = 1A | | 20 | | mΩ | | | R <sub>ON_5V</sub> | Switch On Resistance (=) | VIN = 5V, I <sub>OUT</sub> = 1A | | 21 | | mΩ | | | V <sub>EN_H</sub> | Enable Input Logic High Threshold | EN rising | | | 1.4 | V | | | V <sub>EN_L</sub> | Enable Input Logic Low Threshold | EN falling | 0.6 | | | V | | | R <sub>EN_LO</sub> | EN Input Pull-down Resistance | | 475 | 730 | 985 | kΩ | | | V <sub>FLTB_LO</sub> FLTB Pull-down Voltage | | FLTB sinking 3mA | | 0.3 | | V | | | Input Over-v | oltage Protection | | | | | | | | V <sub>OVP</sub> | Over-voltage Protection Threshold | VIN rising | 23.1 | 24 | 25 | V | | | t <sub>OVP_DEB</sub> Over-voltage Protection Debounce Time | | Latch off. No restart | | 512 | | μs | | | True Reverse Current Blocking | | | | | | | | | V <sub>IDTRCB</sub> Ideal Diode TRCB Regulation Voltage | | VIN - VOUT | | 35 | | mV | | #### Note: 2. RON is tested at 1A in test mode to bypass ideal diode regulation Rev. 1.0 November 2023 **www.aosmd.com** Page 4 of 18 <sup>1.</sup> Devices are inherently ESD sensitive, handling precautions are required. Human body model is a 100 pF capacitor discharging through a $1.5 k\Omega$ resistor. # **Electrical Characteristics** $T_A$ = 25 °C, VIN = 20 V, EN = 5 V, $C_{IN}$ = 10 $\mu$ F, $C_{OUT}$ = 10 $\mu$ F, $C_{SS}$ = 5.6 nF, unless otherwise specified. | Symbol | Parameters | Condition | Min. | Тур. | Max. | Units | | | | | |--------------------------------------------|------------------------------------------------------|-------------------------------------------------|------|------|------|-------|--|--|--|--| | Dynamic Tin | Dynamic Timing Characteristics | | | | | | | | | | | t <sub>D_ON</sub> | Turn-On Delay Time | From EN rising edge to VOUT reaching 10% of VIN | | 8 | | ms | | | | | | t <sub>ON</sub> | Turn-On Rise Time | VOUT from 10% to 90% | | 1.9 | | ms | | | | | | t <sub>SCP_RST</sub> | SCP Restart Time | During soft start | | 64 | | μs | | | | | | Thermal Shutdown Protection | | | | | | | | | | | | T <sub>SD</sub> Thermal Shutdown Threshold | | Temperature rising. Latch off. No restart. | | 140 | | °C | | | | | | Start Up Short Circuit Protection | | | | | | | | | | | | I <sub>SCP</sub> | Current Limit Threshold for Short Circuit Protection | During start up | 13 | | | А | | | | | # **Functional Block Diagram** Rev. 1.0 November 2023 **www.aosmd.com** Page 5 of 18 # **Timing Diagrams** Figure 1. Turn-on Delay and Turn-on Time Figure 2. Over-Voltage Protection Rev. 1.0 November 2023 **www.aosmd.com** Page 6 of 18 # **Typical Characteristics** $T_{A} = 25\,^{\circ}\text{C}, \text{ VIN} = 20\,\text{V}, \text{ EN} = 5\text{V}, \text{ } C_{\text{IN}} = 10\,\,\mu\text{F}, \text{ } C_{\text{OUT}} = 10\,\mu\text{F}, \text{ } C_{\text{SS}} = 5.6\,\text{nF}, \text{ } C_{\text{CAP}} = 1\,\text{nF}, \text{ unless otherwise specified}.$ # Soft-Start Delay Time (VIN = 5V, $R_{OUT} = 0.6\Omega$ ) # Soft-Start Delay Time (VIN = 20 V, $R_{OUT} = 2.8 \Omega$ ) ### Soft-Start Ramp (VIN = 5V, $R_{OUT} = 0.6\Omega$ ) ### Soft-Start Ramp (VIN = 20 V, $R_{OUT} = 2.8 \Omega$ ) ### Shut Down (VIN = 5V, $R_{OUT} = 0.6\Omega$ ) ### Shut Down (VIN = 20 V, $R_{OUT} = 2.8 \Omega$ ) # **Typical Characteristics** (Continued) $T_{A} = 25\,^{\circ}C, \ VIN = 20\,V, \ EN = 5\,V, \ C_{IN} = 10\,\mu\text{F}, \ C_{OUT} = 10\,\mu\text{F}, \ C_{SS} = 5.6\ n\text{F}, \ C_{CAP} = 1\,n\text{F}, \ unless otherwise specified}.$ # Ideal Diode True Reverse Current Blocking (VIN = 20V, $R_{OUT} = 4\Omega$ ) ### **Over-Voltage Protection** # **Typical Characteristics** (Continued) T<sub>A</sub> = 25°C, unless otherwise specified. Figure 3. Quiescent Current vs. VIN Figure 5. ON Resistance vs. VIN Figure 7. VOUT Reverse Current Leakage vs. Temperature Figure 4. Shutdown Current vs. VIN Figure 6. ON Resistance vs. Temperature (VIN=20V) Figure 8. Ideal Diode Regulation Voltage vs. I<sub>OUT</sub> Rev. 1.0 November 2023 **www.aosmd.com** Page 9 of 18 # **Detailed Description** The AOZ13987DI-01 is a high-side protection switch with programmable soft-start, over-voltage, and over-temperature protections. It is capable of operating from 3.4 V to 23 V. The internal power switch consists of back-to-back connected MOSFET. When the switch is enabled, the overall resistance between VIN and VOUT is only 20 m $\Omega$ , minimizing power loss and heat generation. The back-to-back configuration of MOSFET completely isolates VIN and VOUT when the switch is turned off, preventing leakage between the two pins. ### **Power Delivery Capability** During start-up, the voltage at VOUT linearly ramps up to the VIN voltage over a period of time set by the soft-start time. This ramp time is referred to as the soft-start time and is typically in milliseconds. Figure 9 illustrates the soft-start condition and power dissipation. Figure 9. Soft-Start Power Dissipation During this soft-start time, there will be a large voltage across the power switch. Also, there will be current I\_SW through the switch to charge the output capacitance. In addition, there may be load current to the downstream system as well. This total current is calculated as: $$I_{SW} = C_{OUT} \left( \frac{dVOUT}{dt} \right) + I_{SYS}$$ In the soft-start condition, the switch is operating in the linear mode, and power dissipation is high. The ability to handle this power is largely a function of the power MOSFET linear mode SOA and good package thermal performance $R\Theta_{JC}$ (Junction-to-Case) as the soft-start ramp time is in milliseconds. $R\Theta_{JA}$ (Junction-to-Ambient), which is more a function of PCB thermal performance, doesn't play a role. With a high-reliability MOSFET as the power switch and superior packaging technology, the AOZ13987DI-01 is capable of dissipating this power. The power dissipated is: Power Dissipated = $$I SW \times (VIN-VOUT)$$ To calculate the average power dissipation during the soft-start period: ½ of the input voltage should be used as the output voltage will ramp towards the input voltage, as shown in Figure 9. For example, if the output capacitance $C_{OUT}$ is 10 $\mu$ F, the input voltage VIN is 20 V, the soft-start time is 2 ms, and there is an additional 1A of system current (I\_SYS), then the average power being dissipated by the part is: $$I_{SW} = 10 uF \left(\frac{20 V}{2 ms}\right) + 1 A = 1.1 A$$ Average Power Dissipation = $$1.1 \text{ A} \times \frac{20 \text{ V}}{2} = 11 \text{ W}$$ Referring to the SOA curve in Figure 10, the maximum power allowed for 2 ms is 120 W (6A x 20V or 12A x 10V). The AOZ13987DI-01 power switch is robust enough to drive a large output capacitance with load in reasonable soft-start time. Figure 10. Safe Operating Area (SOA) Curves for Power Switch After soft-start is completed, the power switch is fully on, and it is at its lowest resistance under heavy load condition. The power switch acts as a resistor. Under this condition, the power dissipation is much lower than the soft-start period. However, as this is a continuous current, a low on-resistance is required to minimize power dissipation. Attention must be paid to board layout so that losses dissipated in the sinking switch are dissipated to the PCB and hence the ambient. With a low on-resistance of $20\,\text{m}\Omega$ , the AOZ13987DI-01 provides the most efficient power delivery without much resistive power dissipation. While Type C power delivery is limited to 20V @ 5A or a 100W, many high-end laptops require peak currents far in excess of the 5 A. While the thermal design current (TDC) for a CPU may be low, peak current (ICCmax in the case of Intel and EDP in the case of AMD) of many systems is often 2 x thermal design current. These events are typical of short duration (< 2ms) and low duty cycle, but they are important for system performance as a CPU/GPU capable of operating at several GHz can boost its compute power in those 2ms peak current events. The AOZ13987DI-01 can handle such short, high transient pulses without any degradation, thus enhancing the performance of highend systems when plugged into the Type C adapter. The shorter the pulse and the lower the duty cycle, the higher the pulse current that the part can sustain. The part has enough time to dissipate the heat generated from the pulse current with longer off-time, as shown in Figure 11. For example, AOZ13987DI-01 can maintain 20A for 10ms with a duty cycle of 2%. Figure 11. AOZ13987DI-01 Sinking Switch Pulsed Current vs. Duration for a Given Duty Cycle #### **Enable** The active high EN pin is the ON/OFF control for the power switch. The device is enabled when the EN pin is high and not in UVLO state. The EN pin must be driven to a logic high ( $V_{EN\_H}$ ) or logic low ( $V_{EN\_L}$ ) state to guarantee operation. AOZ13987DI-01 draws about 32 $\mu$ A supply current when it is disabled. #### Input Under-Voltage Lockout (UVLO) The internal control circuit is powered from VIN. The under-voltage lockout (UVLO) circuit monitors the voltage at the input pin (VIN) and only allows the power switches to turn on when it is higher than 3.35 V (V<sub>UVLO</sub>). ### **Over-Voltage Protection (OVP)** The voltages at VIN pin are constantly monitored once the device is enabled. In case the voltage exceeds the OVLO threshold, over-voltage protection is activated: - If the power switch is on, it will be turned off after OVP debounce time (t<sub>OVP\_DEB</sub>) to isolate VOUT from VIN; - OVP will prevent power switch to be turned on if it is in off state: In either case FLTB pin is pulled low to report the fault condition. The device can only be re-enabled by either toggling EN pin or cycling the input power supply. #### **Ideal Diode True Reverse Current Blocking** When the device is ON with no load or under light load conditions, it regulates VOUT to be 35 mV below VIN. As the load current is increasing or decreasing, the device adjusts the gate drive to maintain the 35 mV drop from VIN to VOUT. As the load current continues to increase the device increases the gate drive until the gate is fully turned on and VIN to VOUT drop is determined by IR drop through the MOSFET. If for any reason VOUT increases such that VIN to VOUT drop to less than 35 mV, the gate driver forces the switch to turn off. #### **Thermal Shutdown Protection** When the die temperature reaches 140 °C, the power switch is turned off and FLTB pin is pulled low. The device can only be re-enabled by either toggling EN pin or cycling the input power supply. #### **Soft-Start Slew-Rate Control** When EN pin is asserted high, the slew rate control applies voltage on the gate of the power switch in a manner such that the output voltage is ramped up linearly until VOUT reaches VIN voltage level. The output ramp up time $(t_{ON})$ is programmable by an external soft-start capacitor $(C_{SS})$ . The following formula provides the estimated 10% to 90% ramp up time. $$t_{ON} = \frac{VIN}{24} \times \left( \frac{C_{ss}}{0.0023} - 100 \right)$$ where Css is in nF and $t_{ON}$ is in $\mu$ s. #### **System Startup** The device is enabled when EN $\geq$ 1.4V and VIN is higher than UVLO threshold (V<sub>UVLO</sub>). The device will check if any fault condition exists. If no fault exists, the power switch is turned on and VOUT is then ramped up after enable delay (t<sub>D\_ON</sub>), controlled by the soft-start time (t<sub>ON</sub>) until VOUT reaches VIN voltage level. Soft-start time can be programmed externally through SS input with a capacitor C<sub>SS</sub> to control in-rush current. #### **Fault Protection** The AOZ13987DI-01 offers multiple protection against the following fault conditions: VIN over-voltage (OVLO), Reverse Current Blocking when VOUT > VIN, and over temperature. When the device is first enabled, the power switch is off and fault conditions are checked. If any of these conditions exist: - 1. VIN is higher than the OVP threshold (V<sub>OVP</sub>); - 2. Die temperature is higher than thermal shutdown threshold (T<sub>SD</sub>); - 3. Short Circuit during startup; The power switch will not be turned on and FLTB pin will be pulled low for OVP, SCP and TSD conditions to indicate fault status of the device. The power switch will be turned on once IDTRCB condition no longer exists. The device will continuously monitor these fault conditions. In addition, the short circuit condition is being monitored only during the soft start. Table 1. AOZ13987DI-01 Fault Flag Response to all Protection Functions | Protection | Fault Response | FLTB Status | |-------------|------------------|----------------| | IDTRCB | Auto-restart | High Impedance | | Startup SCP | Auto-restart Low | | | TSD | Latch-off | Low | | OVP | Latch-off | Low | # **Input Capacitor Selection** The input capacitor prevents large voltage transient from appearing at the input. It also provides the instantaneous current needed when the power switch turns on to charge output capacitors while limiting the input voltage drop. It is also to prevent high-frequency noise on the power line from passing through to the output. The input capacitor should be located as close to the VIN pin as possible. A 10 $\mu$ F ceramic capacitor is recommended More detailed information on how to protect power switches at hot-plug, unplug, and shutdown events can be found in the application note "Protect USB Type C Power Switch at Hot-plug/unplug and Shutdown Events". #### **Output Capacitor Selection** The output capacitor has to supply enough current for a large peak current load that it may encounter during system transient. This bulk capacitance must be large enough to supply fast transient load in order to prevent the output from dropping ### **Soft Start and Output Capacitor Selection Guidance** Figure 12 shows the current limit ramp to avoid the large inrush current with large output caps, heavy loads or output short. And this current limit ramp increases linearly and reaches to a fixed limit within 2.5ms. With this fixed current limit ramp, the inrush current can be effectively clamped to reduce the current spikes. At initial startup, the internal FET carries large voltage across from VIN to VOUT and thus generates large power loss. To ensure the internal FET working in safe operation area (SOA), a fixed timer is set to shut down the FET if the inrush current is clamped by current limit ramp around 380 µs continuously. This timer can be reset once the inrush current drops below the current limit ramp. For short circuit event, the part can shut down after 380 µs t<sub>SOA</sub> timer is finished to ensure the parts operate within SOA. In case of large output capacitors, the soft start time needs to increase to avoid the large inrush current to hit the current limit ramp for 380 µs. The system will restart after 64 ms (t<sub>SCP RST</sub>) blanking time. Both current limit and SCP shutdown are disabled after soft start time is finished. Figure 12. AOZ13987DI-01 Startup Current Limit and SOA Shutdown Scheme As shown in Figure 13 (a), it is an AOZ13987DI-01 example to hit the 380 µs tSOA shutdown time. The part is shut down completely to protect the internal FETs for a large output cap at 175 µF. A normal startup with smaller output cap is shown in Figure 13(b). At initial startup, the VOUT has the delay time of t<sub>d</sub> to ramp up to the target internal ramp voltage, which is proportional to the soft start ramp. After this t<sub>d</sub> delay, the current is quickly increased and clamped by current limit, while VOUT is charged up until it reaches target ramp voltage. And the current then starts to drop to the charge current for output capacitor. If there is a load current, the current limit clamp time will increase and effectively reduce the allowed charge current for output capacitors. Thus, the allowed maximum output capacitors are reduced if the load current is added Figure 13(a). AOZ13987DI-01 Shuts Down after Current Clamps for $380 \,\mu s$ , Css = 5.6nF, $Cout = 175 \,\mu F$ , No Load Figure 13(b). AOZ13987DI-01 Normal Startup without Shutdown Css = 5.6nF, Coυτ = 150 μF, No Load Although the feature of startup SOA control is implemented to protect internal FETs, it limits the output cap selections for startup. To allow for proper startup, the proper soft start cap is needed to select based on output capacitors, please follow the equations for AOZ13987DI-01. All parameters in the equations need to consider tolerance and temperature, so the results cover all variations to ensure safe startup. For AOZ13987DI-01 at No Load Startup: $C_{SS} \ge (COUT \times 21.4 + 100)/302.36$ C<sub>SS</sub>: soft start cap (nF) C<sub>OUT</sub>: output capacitor value (µF) Example: for 100 $\mu F$ cap with 20% tolerance (the capacitance tolerance depends on temperature, DC bias voltage, size and capacitor types), choose 120 $\mu F$ as $C_{OUT}$ . And it provides 8.82nF. Since 8.82nF is not a standard cap value, choose the closest cap value higher than 8.82nF and we choose 10nF as the soft start cap here. In calculations, it is preferred to leave 10 % to 20 % margins on the selected output cap depending on the cap tolerance. If the calculated soft start cap is not a standard cap value, always choose the closest cap value higher than the calculated cap value. For startup with load in Type C port application, it is recommended to startup at 5 V input and then Type C PD controller programs the input to higher voltage after startup. This is to ensure no startup issue and no issue with FET SOA with large output capacitors. The recommended maximum COUT is 600 µF #### **Power Dissipation Calculation** The following equation can be used to estimate the power dissipation for normal load condition: Power Dissipated = $R_{ON} \times (I_{OUT})^2$ # **Layout Guidelines** AOZ13987DI-01 is a protection switch designed deliver high current. Layout is critical to remove the heat generated by this current. For the most efficient heat sinking, connect as much copper as possible to the exposed pad. The exposed pad is the common drain of the power switch which must be electrically isolated. On the top layer expand the exposed pad island as much as possible for optimal thermal performance. The exposed pad copper plane must be electrically isolated. See example in Figure 14. Figure 14. Top Layer Layout. Maximum number of VIAs from top layer exposed pad to inner layer. There are two ways to create thermal islands on the inner layers as showed in Figure 15. The more layers that have these electrically isolated thermal heat sink islands the better the thermal performance will be. Connect all isolated thermal island (top, inner layers and bottom) together with as many VIAs as possible. Figure 15. Inner Layer Layout. Create electrically isolated thermal island with flooded plane. On the bottom layer, similar to the inner layers, create an isolated thermal island. Typically, there is more area available on the bottom area for a larger thermal pad. The top and bottom layers have better thermal performance than the inner layers because they are exposed to the atmosphere. See example in Figure 16. Figure 16. Bottom Layer Layout. Create a large electrically isolated thermal pad. Rev. 1.0 November 2023 **www.aosmd.com** Page 14 of 18 # Package Dimensions, DFN3x3-12L **TOP VIEW** #### RECOMMENDED LAND PATTERN | CVMAROLC | DIM. | DIM. IN MILLIMETERS | | | DIM. IN INCHES | | | |----------|------------------|---------------------|-------|----------|----------------|-------|--| | SYMBOLS | MIN | NOM | MAX | MIN | NOM | MAX | | | Α | 0.800 | 0.900 | 1.000 | 0.031 | 0.035 | 0.039 | | | A1 | 0.000 | 0.020 | 0.050 | 0.000 | 0.001 | 0.002 | | | b | 0.200 | 0.250 | 0.300 | 0.008 | 0.010 | 0.012 | | | b1 | 0.700 | 0.750 | 0.800 | 0.028 | 0.030 | 0.031 | | | С | 0.203REF 0.008RE | | | 0.008REF | | | | | D | 2.900 | 3.000 | 3.100 | 0.114 | 0.118 | 0.122 | | | D1 | 2.400 | 2.500 | 2.600 | 0.094 | 0.098 | 0.102 | | | Е | 2.900 | 3.000 | 3.100 | 0.114 | 0.118 | 0.122 | | | E1 | 1.400 | 1.500 | 1.600 | 0.055 | 0.059 | 0.063 | | | е | 0.500BSC | | | 0.020BSC | | | | | L | 0.300 | 0.400 | 0.500 | 0.012 | 0.016 | 0.020 | | | L1 | 0.350 | 0.450 | 0.550 | 0.014 | 0.018 | 0.022 | | | L2 | 0.220 | 0.270 | 0.320 | 0.009 | 0.011 | 0.013 | | | aaa | 0.150 | | | 0.006 | | | | | bbb | 0.100 | | | 0.004 | | | | | ссс | 0.100 | | | 0.004 | | | | | ddd | | 0.080 | | | 0.003 | · | | #### NOTE: - 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. CONTROLLING DIMENSION IS MILLIMETER. CONVERTED INCH DIMENSIONS ARE NOT NECESSARILY EXACT. - 3. DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15mm. AND 0.30mm FROM THE TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER END OF THE TERMINAL, THE DIMENSION b SHOULD NOT BE MEASURED IN THAT RADIUS AREA. - 4. COPLANARITY ddd APPLIERS TO THE TERMINALS AND ALL OTHER BOTTOM SURFACE METALLIZATION. Rev. 1.0 November 2023 **www.aosmd.com** Page 15 of 18 # Tape and Reel Dimensions, DFN3x3-12L ### **Carrier Tape** # Tape and Reel Dimensions, DFN3x3-12L # DFN3x3 EP TAPE Leader / Trailer & Orientation # Part Marking #### **LEGAL DISCLAIMER** Applications or uses as critical components in life support devices or systems are not authorized. Alpha and Omega Semiconductor does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations. AOS's products are provided subject to AOS's terms and conditions of sale which are set forth at: <a href="http://www.aosmd.com/terms">http://www.aosmd.com/terms</a> and conditions of sale #### LIFE SUPPORT POLICY ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS. ### As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Rev. 1.0 November 2023 **www.aosmd.com** Page 18 of 18