

# AOZ22645QI

16A VID Control Synchronous EZBuck™ Regulator

## **General Description**

The AOZ22645QI is a high-efficiency, easy-to-use DC/DC synchronous buck regulators capable of operation from a 4V to 28V input bus. The device is capable of supplying 16A of continuous output current with an output voltage adjustment from 0V to 1.8V by controlling VID0 and VID1 signals.

A proprietary constant on-time PWM control with input feed-forward results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input voltage range.

The devices feature multiple protection functions such as  $V_{CC}$  under-voltage lockout, cycle-by-cycle current limit, output over-voltage protection, short-circuit protection, and thermal shutdown.

The AOZ22645QI is available in a 4mm×4mm QFN-30L package and is rated over a -40°C to +85°C ambient temperature range.

#### **Features**

- Wide input voltage range:
  - 4V to 28V
- Support Intel I<sub>TDC</sub> up to 16A
- Support Intel ICC<sub>MAX</sub> up to 32A
- 2 bits programmable output voltage adjustable from 0V to 1.8V
- Integrated high performance trench MOSFETs capable of:
  - High peak current
  - Up to 45A with 10ms on pulse
  - Up to 70A with 10 µs on pulse
  - High efficiency
    - $-11 \,\mathrm{m}\Omega$  high-side
  - $-4m\Omega$  low-side
- Constant On-Time with input feed-forward
- Selectable PFM light load operation
- Adjustable load-line compensation
- High accuracy current monitor
- Remote sense
- Ceramic capacitor stable
- Fixed soft start
- Power Good output
- Integrated bootstrap diode
- Cycle-by-cycle current limit
- Short-circuit protection
- Over-voltage protection
- Thermal shutdown
- Thermally enhanced 30-pin 4m×4m QFN

#### **Applications**

- Portable computers
- Compact desktop PCs
- Servers
- Networking equipment





## Typical Application IMON 3<sup>rd</sup> Order Thermal Compensation Application

(Thermal Compensation only IMON Function)



## **IMON 2<sup>nd</sup> Order Thermal Compensation Application**

(Thermal Compensation both LL and IMON Function)





#### **MON Application by Sensing Resistor**



## **Ordering Information**

| Part Number | Ambient Temperature Range | Package          | Environmental |  |
|-------------|---------------------------|------------------|---------------|--|
| AOZ22645QI  | -40°C to +85°C            | 30-Pin 4m×4m QFN | Green Product |  |



AOS Green Products use reduced levels of Halogens, and are also RoHS compliant. Please visit http://www.aosmd.com/media/AOSGreenPolicy.pdf for additional information.

## **Pin Configuration**



30-Pin 4mm x 4mm QFN



## **Pin Description**

| Pin Number                    | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                |
|-------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                             | VID 0    | VID Interface.                                                                                                                                                                                                                                                                                              |
| 2                             | VOUT     | Output Voltage Feedback Input. Connection to the output voltage.                                                                                                                                                                                                                                            |
| 3                             | RGND     | Remote Sensing GND. Connection to GND of the load.                                                                                                                                                                                                                                                          |
| 4                             | AGND     | Analog Ground.                                                                                                                                                                                                                                                                                              |
| 5                             | LL       | Loadline setting. Connect a resistor between LL and GND.                                                                                                                                                                                                                                                    |
| 6                             | IMON     | Current monitor output. The pin outputs a voltage which is proportional to the loading current.                                                                                                                                                                                                             |
| 7                             | ISEN_P   | Positive current sense inputs. Connect to the most positive node of current sense resistor or inductor DCR sense R-C network.                                                                                                                                                                               |
| 8                             | ISEN_N   | Negative current sense inputs. Connect to the most negative node of current sense resistor or inductor DCR sense R-C network.                                                                                                                                                                               |
| 9, 10, 11, 12, 29             | IN       | Supply Input. IN is the regulator input. All IN pins must be connected together.                                                                                                                                                                                                                            |
| 13, 14, 15, 21,<br>22, 23, 24 | LX       | Switching Node.                                                                                                                                                                                                                                                                                             |
| 16,17, 18, 19, 20             | PGND     | Power Ground.                                                                                                                                                                                                                                                                                               |
| 25                            | EN/PFM   | Enable and PFM Selection Input. The AOZ22645QI is enabled when EN is pulled high. The device shuts down when EN is pulled low. Assert EN to high for power-up after IN and VCC are well supplied. The EN/PFM pin is less than 2.5V for PWM operation. The EN/PFM pin is larger than 2.5V for PFM operation. |
| 26                            | BST      | Bootstrap Capacitor Connection. The AOZ22645QI includes an internal bootstrap diode. Connect an external capacitor between BST and LX as shown in Typical Application diagram                                                                                                                               |
| 27                            | VCC      | Supply Input for analog functions. Bypass VCC to AGND with a 4.7μF~10μF ceramic capacitor. Place the capacitor close to VCC pin.                                                                                                                                                                            |
| 28                            | PGOOD    | Power Good Signal Output. PGOOD is an open-drain output used to indicate the status of the output voltage. It is internally pulled low when the output voltage is 15% lower than the nominal regulation voltage for or higher than 2.2V. PGOOD is pulled low during soft-start and shut down.               |
| 30                            | VID 1    | VID Interface                                                                                                                                                                                                                                                                                               |



## **Absolute Maximum Ratings**

Exceeding the Absolute Maximum Ratings may damage the device.

| Parameter                              | Rating          |  |  |
|----------------------------------------|-----------------|--|--|
| IN to AGND                             | -0.3V to 30V    |  |  |
| IN to LX <sup>(1)</sup>                | -0.3V to 30V    |  |  |
| LX to AGND <sup>(2)</sup>              | -1.0V to 30V    |  |  |
| BST to AGND                            | -0.3V to 36V    |  |  |
| AIN to AGND                            | -0.3V to 30V    |  |  |
| PGND to AGND                           | -0.3V to +0.3V  |  |  |
| Other Pins to AGND                     | -0.3V to 6V     |  |  |
| Junction Temperature (T <sub>J</sub> ) | +150°C          |  |  |
| Storage Temperature (T <sub>S</sub> )  | -65°C to +150°C |  |  |
| ESD Rating-HBM <sup>(3)</sup>          | 2kV             |  |  |
| ESD Rating-CDM                         | 1kV             |  |  |

#### Notes:

- 1. IN to LX Transient (t<20ns) ---- -7V to  $V_{\mbox{\footnotesize{IN}}}$ +7V.
- 2. LX to PGND Transient (t<20ns) ----- -7V to  $V_{IN}$ +7V.
- 3. Devices are inherently ESD sensitive, handling precautions are required. Human body model rating: 1.5k $\Omega$  in series with 100pF.

## **Maximum Operating Ratings**

The device is not guaranteed to operate beyond the Maximum Operating ratings.

| Rating          |
|-----------------|
| 4V to 28V       |
| 0V to 1.8V      |
| -40°C to +85°C  |
| -40°C to +145°C |
| 32°C/W<br>4°C/W |
|                 |

### **Electrical Characteristics**

 $T_A$  = 25°C,  $V_{IN}$  = 12V,  $V_{CC}$  = 5V, EN = 5V, unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40°C to +85°C.

| Symbol                 | Parameter Conditions                               |                                                   | Min | Тур        | Max | Units |  |
|------------------------|----------------------------------------------------|---------------------------------------------------|-----|------------|-----|-------|--|
| V <sub>IN</sub>        | IN Supply Voltage                                  |                                                   | 4   |            | 28  | V     |  |
| V <sub>UVLO</sub>      | Under-Voltage Lockout Threshold of V <sub>CC</sub> | V <sub>CC</sub> rising<br>V <sub>CC</sub> falling |     | 4.5<br>4.1 |     | V     |  |
| I <sub>SLEEP</sub>     | Sleep Mode Supply Current of V <sub>CC</sub>       | $I_{OUT} = 0A, V_{EN} \ge 2V, VID[1,0]=00$        |     | 70         | 100 | μΑ    |  |
| I <sub>OFF</sub>       | Shutdown Supply Current                            | V <sub>EN</sub> = 0V                              |     | 1          | 2   | μΑ    |  |
|                        | Output Voltage                                     | VID[1,0]=00                                       |     | 0          |     |       |  |
|                        |                                                    | VID[1,0]=01                                       |     | 1.1        |     | V     |  |
| V <sub>OUT</sub>       |                                                    | VID[1,0]=10                                       |     | 1.65       |     |       |  |
|                        |                                                    | VID[1,0]=11                                       |     | 1.8        |     |       |  |
| T <sub>RAMP_UP</sub>   | Ramp Up Time                                       |                                                   |     |            | 149 | μS    |  |
| T <sub>RAMP_DOWN</sub> | Ramp Down Time                                     | Does not apply for Decay mode                     |     |            | 149 | μS    |  |
| VID 0 and VID 1        |                                                    |                                                   |     |            |     |       |  |
| V <sub>ID</sub>        | VID 0&VID1 Input Threshold                         | Low threshold<br>High threshold                   | 1.4 |            | 0.3 | V     |  |
| V <sub>ID_HYS</sub>    | VID 0&VID1 Input Hysteresis                        |                                                   |     | 2          |     | V     |  |



## **Electrical Characteristics**

 $T_A$  = 25°C,  $V_{IN}$  = 12V,  $V_{CC}$  = 5V, EN = 5V, unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40°C to +85°C.

| Symbol               | Parameter                                    | Conditions                                      | Min | Тур        | Max | Units  |
|----------------------|----------------------------------------------|-------------------------------------------------|-----|------------|-----|--------|
| Modulator            |                                              |                                                 |     |            |     | •      |
| f <sub>SW</sub>      | Operating Frequency                          |                                                 |     | 450        |     | kHz    |
|                      |                                              | V <sub>IN</sub> =12V, VID[1,0]=01               |     | 200        |     | ns     |
| $T_{ON}$             | Normal On Time                               | V <sub>IN</sub> =12V, VID[1,0]=10               |     | 300        |     | ns     |
|                      |                                              | V <sub>IN</sub> =12V, VID[1,0]=11               |     | 330        |     | ns     |
| T <sub>OFF_MIN</sub> | Minimum Off Time                             |                                                 |     | 300        |     | ns     |
| Soft-Start           |                                              |                                                 |     |            |     |        |
| T <sub>SS_OUT</sub>  | SS Time                                      | For PGOOD signal is pulled high                 |     | 1.5        |     | ms     |
| Power Good           | d Signal                                     |                                                 |     |            |     |        |
| V <sub>PG_LOW</sub>  | PGOOD Low Voltage                            | I <sub>OL</sub> = 1mA                           |     |            | 0.5 | V      |
|                      | PGOOD Leakage Current                        |                                                 |     |            | ±1  | μΑ     |
| V <sub>PGH</sub>     | PGOOD Threshold<br>(Low level to High level) | VOUT rising                                     |     | 90         |     | %      |
| V <sub>PGL</sub>     | PGOOD Threshold<br>(High level to Low level) | VOUT rising (over 5μs)<br>VOUT falling          |     | 2.2<br>85  |     | V<br>% |
|                      | PGOOD Threshold Hysteresis                   |                                                 |     | 5          |     | %      |
| T <sub>PG_DB</sub>   | De-bounce Time for PGOOD                     | PGOOD signal from low to high                   |     | 20         | 30  | μS     |
| Under-Volta          | ge and Over-Voltage Protection               | 1                                               | 1   | 1          |     | 1      |
| V <sub>PL</sub>      | Under-Voltage Threshold                      | VOUT falling                                    |     | 50         |     | %      |
| V <sub>PH</sub>      | Over-Voltage Threshold                       | VOUT rising                                     |     | 2.2        |     | V      |
| Power Stag           | e Output                                     |                                                 |     |            |     |        |
| R <sub>DS(ON)</sub>  | High-Side NFET On-Resistance                 | V <sub>IN</sub> = 12V, V <sub>CC</sub> = 5V     |     | 11         |     | mΩ     |
| , ,                  | High-Side NFET Leakage                       | V <sub>EN</sub> = 0V, V <sub>LX</sub> = 0V      |     |            | 10  | μΑ     |
| R <sub>DS(ON)</sub>  | Low-Side NFET On-Resistance                  | V <sub>LX</sub> = 12V, V <sub>CC</sub> = 5V     |     | 4          |     | mΩ     |
| , ,                  | Low-Side NFET Leakage                        | V <sub>EN</sub> = 0V                            |     |            | 10  | μΑ     |
| Enable               |                                              |                                                 | •   | •          |     |        |
| V <sub>EN</sub>      | EN Input Threshold                           | Off threshold<br>On threshold                   | 1.3 |            | 0.6 | V      |
| V <sub>EN_HYS</sub>  | EN Input Hysteresis                          |                                                 |     | 300        |     | mV     |
|                      | nt and Thermal Protection                    |                                                 | •   | •          | •   |        |
| I <sub>LIM_SC</sub>  | Source Current Limit                         | V <sub>CC</sub> = 5V                            | 42  |            |     | Α      |
| I <sub>LIM_Sk</sub>  | Sink Current Limit                           | V <sub>CC</sub> = 5V                            | 24  |            |     | Α      |
|                      | Thermal Shutdown Threshold                   | T <sub>J</sub> rising<br>T <sub>J</sub> falling |     | 150<br>100 |     | °C     |

Rev. 1.1 October 2022 **www.aosmd.com** Page 6 of 19



## **Functional Block Diagram**





## **Typical Performance Characteristics**







## **Typical Performance Characteristics**

 $T_A$  = 25°C,  $V_{IN}$  = 20V,  $V_{OUT}$  = 1.8V, (VID[1:0]=11), L = 0.22 \mu H unless otherwise specified.















## **Typical Performance Characteristics**

 $T_A$  = 25°C,  $V_{IN}$  = 20V,  $V_{OUT}$  = 1.65V, (VID[1:0]=10), L = 0.22 \mu H unless otherwise specified.















#### **Detailed Description**

The AOZ22645QI is a high-efficiency, easy-to-use DC/DC synchronous buck regulators capable of operation from a 4V to 28V input bus. The device is capable of supplying 16A of continuous output current with an output voltage adjustment from 0V to 1.8V by controlling VID0 and VID1 signals.

Constant on-time PWM with input feed-forward control scheme results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input range. True AC current mode control scheme guarantees the regulators can be stable with ceramics output capacitor. Protection features include  $V_{CC}$  under-voltage lockout, cycle-by-cycle current limit, output over voltage and under voltage protection, short-circuit protection, and thermal shutdown.

The AOZ22645QI is available in 30-pin 4mm×4mm QFN package.

#### **Enable and Soft Start**

The AOZ22645QI has internal soft start feature to limit inrush current and ensure the output voltage ramps up smoothly to regulate voltage. A soft start process begins when  $V_{CC}$  rises to 4.5V and voltage on EN pin is HIGH. The output voltage follows the internal voltage of soft-start  $(V_{SS})$  when it is lower than initial output voltage. When  $V_{SS}$  is higher than initial output voltage, the voltage of VOUT pin is regulated by internal precise band-gap voltage. Moreover, the soft start period between EN and PGOOD is 1.5ms. The soft start sequence of AOZ22645QI is shown in Figure 1.

The AOZ22645QI has the auto-skip mode control function to achieve higher efficiency at light load condition. When the output current decreases, the inductor current also reduces. If the inductor current valley point reaches to zero current, the AOZ22645QI operates at auto-skip mode. It means the zero current is the boundary between pulse-width mode and auto-skip mode. As the inductor current reaches to zero current, the low-side MOSFET is turned off, and then the AOZ22645QI operates at tri-state for auto-skip mode. Until output voltage is less than reference voltage, the on time signal is triggered to turn on high-side MOSFET.



Figure 1. Soft Start Sequence

The EN/PFM pin provides the 3 different levels of EN and PFM for flexible design. Table 1 shows the recommended voltage for corresponding mode.

Table 1. EN/PFM Pin Voltage for Corresponding Setting

| State  | EN/PFM Pin Voltage                                                          | Condition                 |
|--------|-----------------------------------------------------------------------------|---------------------------|
| Mode 1 | EN/PFM pin<1.3V                                                             | EN Disable                |
| Mode 2 | 1.3V <en pfm="" pin<2.5v<="" td=""><td>EN Enable and PWM<br/>Mode</td></en> | EN Enable and PWM<br>Mode |
| Mode 3 | EN/PFM pin>2.5V                                                             | EN Enable and PFM<br>Mode |

## Constant-On-Time PWM Control with Input Feed-Forward

The control algorithm of AOZ22645QI is constant-on-time PWM Control with input feed-forward.

The simplified control schematic is shown in Figure 2. The high-side switch on-time is determined solely by a one-shot whose pulse width is inversely proportional to input voltage (IN). The one-shot is triggered when the internal setting output voltage is higher than the combined information of output voltage and the AC current information of inductor and load line signal, which is processed and obtained through the sensed low-side MOSFET current once it turns-on. The added AC current information can help the stability of constant-on time control even with pure ceramic output capacitors, which have very low ESR. The AC current information has no DC offset, which does not cause offset with output load change, which is fundamentally different from other  $V^2$  constant-on time control schemes.





Figure 2. Simplified Control Schematic

#### **True Current Mode Control**

The constant-on-time control scheme is intrinsically unstable if output capacitor's ESR is not large enough as an effective current-sense resistor. Ceramic capacitors usually cannot be used as output capacitor.

The AOZ22645QI senses the low-side MOSFET current and processes it into DC current and AC current information using AOS proprietary technique. The AC current information is decoded and added on the VOUT pin on phase. With AC current information, the stability of constant-on-time control is significantly improved even without the help of output capacitor's ESR; and thus the pure ceramic capacitor solution can be applicant. The pure ceramic capacitor solution can significantly reduce the output ripple (no ESR caused overshoot and undershoot) and less board area design.

#### **Decay Mode**

The AOZ22645QI has the decay mode function to implement power saving when there are frequent transitions from higher output voltage to lower one, the regulator output stops switching and goes high impedance. The output naturally decays into the load. The decay mode illustration is shown in Figure 3.



Figure 3. Decay Mode Illustration

#### 2 Bits Programmable VID

The AOZ22645QI implements an output voltage adjustment by controlling VID0 and VID1 signals. Table 2 shows the output voltage for corresponding VID setting.

Table 2. Output Voltage for Corresponding VID Setting

| VOUT Setting | VID 0 | VID 1 |
|--------------|-------|-------|
| 1.8V         | 1     | 1     |
| 1.65V        | 0     | 1     |
| 1.1V         | 1     | 0     |
| 0V           | 0     | 0     |

#### **Current Monitor**

The AOZ22645QI includes a current monitor (IMON) function. The current monitor puts out an analog voltage proportional to the output current on the IMON pin. The current monitor function is determined with the DCR sensing circuit. Considering the DCR thermal effect, the IMON circuit uses the NTC resistor to improve the IMON accuracy to cover the DCR variation.

#### Load-Line

The load-line function can be set by load-line resistor. Load-line is used to save on output capacitor and improve the overshoot/undershoot at load transient condition.



Figure 4. Load-line Illustration

## **Remote Sensing Function**

The AOZ22645QI provides the remote sensing function to implement better load regulation in high current application. The VOUT and RGND pins need to connect to the load terminal by kelvin-sensing method. It can compensate the voltage drop from PCB ESR to the setting output voltage that we want. The remote sensing traces (VOUT and RGND return trace) should be far away against from switching signals and high current paths on PCB application.



Figure 5 shows the remote sensing connection.



Figure 5. Remote Sensing Connection

#### **Current-Limit Protection**

The AOZ22645QI has the current-limit protection by using  $R_{dson}$  of the low-side MOSFET to be as current sensing. To detect real current information, a minimum constant off time (400nS typical) is implemented after a constant-on time. If the current exceeds the current-limit threshold, the PWM controller is not allowed to initiate a new cycle. The actual peak current is greater than the current-limit threshold by an amount equal to the inductor ripple current. Therefore, exact current-limit characteristic and maximum load capability are a function of the inductor value and input and output voltages. The current limit will keep the low-side MOSFET on and will not allow another high-side on-time, until the current limit.

After 16 switching cycles, the AOZ22645QI considers this is a true failed condition and thus turns-off both high-side and low-side MOSFET and latches off. Only trigger the enable again can restart the AOZ22645QI.

#### **Output Voltage Under-voltage Protection**

If the output voltage is lower than 50% by over-current or short circuit, AOZ22645QI turns-off both high-side and low-side MOSFET and latches off. Only trigger the enable again can restart the AOZ22645QI.

### **Output Voltage Over-voltage Protection**

The threshold of OVP is set on 2.2V. When the output voltage exceeds the OVP threshold, high-side and low-side MOSFET are turned-off. If the time is over 5µs for the output voltage is higher than the OVP threshold, AOZ22645QI is latched-off. Only trigger the enable again can restart the AOZ22645QI.

#### **Power Good Output**

The power good (PGOOD) output, which is an open drain output, requires the pull-up resistor. When the output voltage is 15% below than the nominal regulation voltage for, the PGOOD is pulled low. When the output voltage is higher than 2.2V, the PGOOD is also pull low.

When combined with the under-voltage-protection circuit, this current-limit method is effective in almost every circumstance.

## **Application Information**

The basic AOZ22645QI application circuit is shown in Typical Application diagram. Component selection is explained below.

#### **Input Capacitor**

The input capacitor must be connected to the IN pins and PGND pin of the AOZ22645QI to maintain steady input voltage and filter out the pulsing input current. A small decoupling capacitor, usually 4.7 $\mu$ F, should be connected to the V<sub>CC</sub> pin and AGND pin for stable operation of the AOZ22645QI. The voltage rating of input capacitor must be greater than maximum input voltage plus ripple voltage.

The input ripple voltage can be approximated by equation below:

$$\Delta V_{IN} = \frac{I_O}{f \times C_{IN}} \times (1 - \frac{V_O}{V_{IN}}) \times \frac{V_O}{V_{IN}}$$

Since the input current is discontinuous in a buck converter, the current stress on the input capacitor is another concern when selecting the capacitor.

For a buck circuit, the RMS value of input capacitor current can be calculated by:

$$I_{CIN\_RMS} = I_O \times \sqrt{\frac{V_O}{V_{IN}} (1 - \frac{V_O}{V_{IN}})}$$

if let *m* equal the conversion ratio:

$$\frac{V_O}{V_{IN}} = m$$

The relation between the input capacitor RMS current and voltage conversion ratio is calculated and shown in Figure 6. It can be seen that when  $V_O$  is half of  $V_{IN}$ ,  $C_{IN}$  is under the worst current stress. The worst current stress on  $C_{IN}$  is  $0.5 \cdot I_O$ .





Figure 6. I<sub>CIN</sub> vs. Voltage Conversion Ratio

For reliable operation and best performance, the input capacitors must have current rating higher than I<sub>CIN-RMS</sub> at worst operating conditions. Ceramic capacitors are preferred for input capacitors because of their low ESR and high ripple current rating. Depending on the application circuits, other low ESR tantalum capacitor or aluminum electrolytic capacitor may also be used. When selecting ceramic capacitors, X5R or X7R type dielectric ceramic capacitors are preferred for their better temperature and voltage characteristics. Note that the ripple current rating from capacitor manufactures is based on certain amount of life time. Further de-rating may be necessary for practical design requirement.

#### Inductor

The inductor is used to supply constant current to output when it is driven by a switching voltage. For given input and output voltage, inductance and switching frequency together decide the inductor ripple current, which is:

$$\Delta I_L = \frac{V_O}{f \times L} \times (1 - \frac{V_O}{V_W})$$

The peak inductor current is:

$$I_{Lpeak} = I_O + \frac{\Delta I_L}{2}$$

High inductance gives low inductor ripple current but requires larger size inductor to avoid saturation. Low ripple current reduces inductor core losses. It also reduces RMS current through inductor and switches, which results in less conduction loss. Usually, peak to peak ripple current on inductor is designed to be 30% to 50% of output current.

When selecting the inductor, make sure it is able to handle the peak current without saturation even at the highest operating temperature.

The inductor takes the highest current in a buck circuit. The conduction loss on inductor needs to be checked for thermal and efficiency requirements.

Surface mount inductors in different shape and styles are available from Coilcraft, Elytone and Murata. Shielded inductors are small and radiate less EMI noise. But they cost more than unshielded inductors. The choice depends on EMI requirement, price and size.

#### **Output Capacitor**

The output capacitor is selected based on the DC output voltage rating, output ripple voltage specification and ripple current rating.

The selected output capacitor must have a higher rated voltage specification than the maximum desired output voltage including ripple. De-rating needs to be considered for long term reliability.

Output ripple voltage specification is another important factor for selecting the output capacitor. In a buck converter circuit, output ripple voltage is determined by inductor value, switching frequency, output capacitor value and ESR. It can be calculated by the equation below:

$$\Delta V_O = \Delta I_L \times (ESR_{CO} + \frac{1}{8 \times f \times C_O})$$

where  $C_O$  is output capacitor value and  $ESR_{CO}$  is the Equivalent Series Resistor of output capacitor.

When low ESR ceramic capacitor is used as output capacitor, the impedance of the capacitor at the switching frequency dominates. Output ripple is mainly caused by capacitor value and inductor ripple current. The output ripple voltage calculation can be simplified to:

$$\Delta V_O = \Delta I_L \times \frac{1}{8 \times f \times C_O}$$

If the impedance of ESR at switching frequency dominates, the output ripple voltage is mainly decided by capacitor ESR and inductor ripple current. The output ripple voltage calculation can be further simplified to:

$$\Delta V_O = \Delta I_L \times ESR_{CO}$$

For lower output ripple voltage across the entire operating temperature range, X5R or X7R dielectric type of ceramic, or other low ESR tantalum are recommended to be used as output capacitors.



In a buck converter, output capacitor current is continuous. The RMS current of output capacitor is decided by the peak to peak inductor ripple current. It can be calculated by:

$$I_{CO\_RMS} = \frac{\Delta I_L}{\sqrt{12}}$$

Usually, the ripple current rating of the output capacitor is a smaller issue because of the low current stress. When the buck inductor is selected to be very small and inductor ripple current is high, output capacitor could be overstressed. The recommended output capacitance is 800µF for fast transient and VID change application. Larger output capacitance possible cause lager inrush current when VID change, therefore, output capacitance need to be carefully estimated.

#### **Power MOSFET SOA Curve**

AOZ22645QI integrates AOS' state of the art Trench MOSFETs. Robust SOA ensures reliable operation in high performance buck regulator applications.



Figure 7. High-Side MOSFET SOA Curve



Figure 8. Low-Side MOSFET SOA Curve

## Thermal Management and Layout Consideration

In the AOZ22645QI buck regulator circuit, high pulsing current flows through two circuit loops. The first loop starts from the input capacitors, to the IN pin, to the LX pins, to the filter inductor, to the output capacitor and load, and then return to the input capacitor through ground. Current flows in the first loop when the high side switch is on. The second loop starts from inductor, to the output capacitors and load, to the low side switch. Current flows in the second loop when the low side low side switch is on.

In PCB layout, minimizing the two loops area reduces the noise of this circuit and improves efficiency. A ground plane is strongly recommended to connect input capacitor, output capacitor, and PGND pin of the AOZ22645QI.

In the AOZ22645QI buck regulator circuit, the major power dissipating components are the AOZ22645QI and the output inductor. The total power dissipation of converter circuit can be measured by input power minus output power.

$$P_{total\ loss} = V_{IN} \cdot I_{IN} - V_O \cdot I_O$$

The power dissipation of inductor can be approximately calculated by DCR of inductor and output current.

$$P_{indcutor\_loss} = I_O^2 \cdot R_{inductor} \cdot 1.1$$

The actual junction temperature can be calculated with power dissipation in the AOZ22645QI and thermal impedance from junction to ambient.

$$T_{junction} = (P_{total~loss} - P_{inductor~loss}) \cdot \Theta_{JA} + T_{A}$$

The maximum junction temperature of AOZ22645QI is 150°C, which limits the maximum load current capability.

The thermal performance of the AOZ22645QI is strongly affected by the PCB layout. Extra care should be taken by users during design process to ensure that the IC will operate under the recommended environmental conditions.



## **Layout Considerations**

Several layout tips are listed below for the best electric and thermal performance.

- Connected a small copper plane to LX pin to have lower noise interference area.
- The IN pins and pad are connected to internal high side switch drain. They are also low resistance thermal conduction path. Connected a large copper plane to IN pins to help thermal dissipation.
- 3. Input capacitors should be connected to the IN pin and the PGND pin as close as possible to reduce the switching spikes.

- 4. Decoupling capacitor  $C_{VCC}$  should be connected to  $V_{CC}$  and AGND as close as possible.
- 5. Keep sensitive signal traces such as output trace far away from the LX pins.
- 6. Let VID0, VID1, and MODE\_SET pin to use AGND
- Pour copper plane on all unused board area and connect it to stable DC nodes, like VIN, GND or VOUT.





## Package Dimensions, QFN4x4-30L







**SIDE VIEW** 



| SYMBOLS   | D        | IM. IN M | M    | D         | IM. IN IN | CH    |
|-----------|----------|----------|------|-----------|-----------|-------|
| 311010013 | MIN.     | NOM.     | MAX. | MIN.      | NOM.      | MAX.  |
| Α         | 0.80     | 0.90     | 1.00 | 0.031     | 0.035     | 0.039 |
| A1        | 0.00     |          | 0.05 | 0.000     |           | 0.002 |
| A2        | 0.20 REF |          |      | 0.008 REF |           |       |
| D         | 3.90     | 4.00     | 4.10 | 0.154     | 0.157     | 0.161 |
| D1        | 1.05     | 1.10     | 1.15 | 0.041     | 0.043     | 0.045 |
| D2        | 0.90     | 0.95     | 1.00 | 0.035     | 0.037     | 0.039 |
| D3        | 1.29     | 1.34     | 1.39 | 0.051     | 0.053     | 0.055 |
| D4        | 1.50     | 1.55     | 1.60 | 0.059     | 0.061     | 0.063 |
| Е         | 3.90     | 4.00     | 4.10 | 0.154     | 0.157     | 0.161 |
| E1        | 2.95     | 3.05     | 3.15 | 0.116     | 0.120     | 0.124 |
| L         | 0.30     | 0.35     | 0.40 | 0.012     | 0.014     | 0.016 |
| L1        | 0.23     | 0.28     | 0.33 | 0.009     | 0.011     | 0.013 |
| J1        | 0.50     | 0.55     | 0.60 | 0.020     | 0.022     | 0.024 |
| J2        | 0.28     | 0.33     | 0.38 | 0.011     | 0.013     | 0.015 |
| K1        | 0.27     | 0.32     | 0.37 | 0.011     | 0.013     | 0.015 |
| K2        | 0.32     | 0.37     | 0.42 | 0.013     | 0.015     | 0.017 |
| b         | 0.15     | 0.20     | 0.25 | 0.006     | 0.008     | 0.010 |
| b1        | 0.09     | 0.14     | 0.19 | 0.004     | 0.006     | 0.007 |
| е         |          | 0.45 BSC |      | 0.018 BSC |           |       |

### **RECOMMENDED LAND PATTERN**

## NOTE:

1. CONTROLLED DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS IN INCHES ARE CONVERTED AS REFERENCE ONLY.

Rev. 1.1 October 2022 **www.aosmd.com** Page 17 of 19



## Tape and Reel Dimensions, QFN4x4-30L









## Part Marking



#### **LEGAL DISCLAIMER**

Applications or uses as critical components in life support devices or systems are not authorized. Alpha and Omega Semiconductor does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations.

AOS's products are provided subject to AOS's terms and conditions of sale which are set forth at: http://www.aosmd.com/terms and conditions of sale

#### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

#### As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Rev. 1.1 October 2022 **www.aosmd.com** Page 19 of 19