



### **General Description**

AOZ59141DI is a 40V high efficiency synchronous buck dual MOSFET driver to drive two n-channel MOSFET for both High-Side and Low-Side. The driver is optimized for operation in the synchronous buck configuration. The driver for Low-Side MOSFET can deliver up to 4A sinking current, capable to hold the Low-Side gate off even at high transient dv/dt.

The driver features Tri-State PWM and FCCM outputs for accurate control of the power MOSFETs switching activities. It is compatible with 5V (CMOS) logic and supports Tri-State PWM.

A number of features are provided making the AOZ59141DI a highly versatile driver for CPU power supply application. A bootstrap switch is integrated in the driver. The Low-Side MOSFET can be driven into diode emulation mode to provide asynchronous operation and improve light-load performance.

### Features

- 4.5V to 5.5V input supply range
- Up to 40 V BOOT supply voltage
- Dual drivers for N-channel high-side and low-side MOSFET
- Up to 2 MHz switching operation
- 5V PWM/tri-state input compatible
- 4A Low-side driver sinking capability
- Under-voltage lockout protection
- FCCM signal pin control for diode emulation /CCM operation
- Standard 2 mm x 2 mm DFN-8L package **Applications**
- CPU core power supplies
- Point of load DC/DC converters





# Typical Application



### **Ordering Information**

| Part Number | Ambient Temperature Range | Package   | Environmental |  |  |
|-------------|---------------------------|-----------|---------------|--|--|
| AOZ59141DI  | -40 °C to +125 °C         | DFN2x2-8L | RoHS          |  |  |



AOS products are offered in packages with Pb-free plating and compliant to RoHS standards.

Please visit https://aosmd.com/sites/default/files/media/AOSGreenPolicy.pdf for additional information.

# **Pin Configuration**



### **Pin Description**

| Pin Number | Pin Name | Pin Function                                                                                                     |
|------------|----------|------------------------------------------------------------------------------------------------------------------|
| 1          | FCCM     | Continuous conduction mode of operation when FCCM = High.                                                        |
| 2          | PHASE    | Discontinuous mode and diode emulation mode is active when FCCM = Low.                                           |
| 3          | GH       | High impedance on the input of FCCM will turn both High-Side and Low-Side driver to Low.                         |
| 4          | BOOT     | Switching node connected to the Source of High-Side MOSFET and the Drain of Low-Side MOSFET.                     |
| 5          | PWM      | High-Side gate driver output.                                                                                    |
| 6          | GND      | High-Side MOSFET Gate Driver supply rail. Connect a 100 nF ceramic capacitor between BOOT and the PHASE (Pin 2). |
| 7          | GL       | PWM input signal from the controller IC. This input is compatible with 5 V and Tri-State Logic.                  |
| 8          | VCC      | Signal Ground.                                                                                                   |
| 16         | EN       | Low-Side gate driver output.                                                                                     |
| EXP        | EXP      | 5 V Bias for Internal Logic Blocks. Ensure to position a 1 $\mu F$ MLCC directly between VCC and GND (Pin 6).    |



# **Absolute Maximum Ratings**

Exceeding the Absolute Maximum ratings may damage the device.

| Parameter                                                    | Rating                             |
|--------------------------------------------------------------|------------------------------------|
| Low Voltage Supply (VCC)                                     | -0.3 V to 7 V                      |
| Control Inputs (PWM, FCCM)                                   | -0.3 V to<br>(VCC + 0.3 V)         |
| Bootstrap Voltage DC (BOOT-GND)                              | -0.3 V to 40 V                     |
| Bootstrap Voltage Transient <sup>(1)</sup><br>(BOOT-GND)     | -8 V to 47 V                       |
| Bootstrap Voltage DC (BOOT-PHASE)                            | -0.3 V to 7 V                      |
| BOOT Voltage Transient <sup>(1)</sup><br>(BOOT-PHASE)        | -0.3 V to 9 V                      |
| Switch Node Voltage DC (PHASE/<br>VSWH)                      | -0.3 V to 40 V                     |
| Switch Node Voltage Transient <sup>(1)</sup><br>(PHASE/VSWH) | -8 V to 45 V                       |
| Low-Side Gate Voltage DC (GL)                                | (GND - 0.3 V) to<br>(PVCC + 0.3 V) |
| Low-Side Gate Voltage Transient <sup>(2)</sup> (GL)          | (GND - 2.5 V) to<br>(PVCC + 0.3 V) |
| High-Side Gate Voltage DC (GH)                               | (PHAS E- 0.3 V) to<br>BOOT         |
| High-Side Gate Voltage Transient <sup>(1)</sup><br>(GH)      | (PHASE – 5 V) to<br>BOOT           |
| Storage Temperature (TS)                                     | -65 °C to +150 °C                  |
| Max Junction Temperature (TJ)                                | 150 °C                             |
| ESD Rating <sup>(3)</sup>                                    | ±2 kV                              |

### **Recommended Operating Conditions**

The device is not guaranteed to operate beyond the Maximum Recommended Operating Conditions.

| Parameter                  | Rating           |  |  |  |
|----------------------------|------------------|--|--|--|
| Low Voltage Supply VCC     | 4.5 V to 5.5 V   |  |  |  |
| Control Inputs (PWM, FCCM) | 0 V to VCC       |  |  |  |
| Operating Frequency        | 200 kHz to 2 MHz |  |  |  |

#### Notes:

1. Peak voltages can be applied for 10 ns per switching cycle.

2. Peak voltages can be applied for 20 ns per switching cycle.

<sup>3.</sup> Devices are inherently ESD sensitive, handling precaution are required. Human body model rating:  $1.5\Omega$  in series with 100 pF.



### **Electrical Characteristics**<sup>(4)</sup>

T<sub>J</sub> = 25 °C to 125 °C. Typical values reflect 25 °C ambient temperature; VCC = 5 V, unless otherwise specified.

| Symbol                          | Parameter                                | Conditions                        | Min | Тур  | Мах  | Units |  |  |
|---------------------------------|------------------------------------------|-----------------------------------|-----|------|------|-------|--|--|
| General                         |                                          | · ·                               |     |      |      |       |  |  |
| V <sub>cc</sub>                 | Low Voltage Supply                       |                                   | 4.5 |      | 5.5  | V     |  |  |
| R <sub>OJC</sub> <sup>(4)</sup> |                                          | PCB Temp = 100°C                  |     | 20   |      | °C/W  |  |  |
| R <sub>OJA</sub> <sup>(4)</sup> | Thermal Resistance                       |                                   |     | 85   |      | °C/W  |  |  |
| Input Supply                    | y and UVLO                               |                                   | Ċ   |      |      |       |  |  |
| V <sub>CC UVLO</sub>            |                                          | VCC Rising                        |     | 3.5  | 3.9  | V     |  |  |
| V <sub>CC_HYST</sub>            | Under-vollage Lockoul                    | VCC Hysteresis                    |     | 400  |      | mV    |  |  |
|                                 |                                          | FCCM = Floating<br>PWM = Floating |     | 3    |      |       |  |  |
| Ivcc                            | Control Circuit Bias Current             | FCCM = 5 V<br>PWM = Floating      |     | 170  |      | μΑ    |  |  |
|                                 |                                          | FCCM = 5 V<br>PWM = Floating      |     | 180  |      |       |  |  |
| <b>PWM</b> Input                |                                          |                                   |     |      | 1    |       |  |  |
| V <sub>PWMH</sub>               | Logic High Input Voltage                 |                                   | 4.2 |      |      | V     |  |  |
| V <sub>PWML</sub>               | Logic Low Input Voltage                  |                                   |     |      | 0.72 | V     |  |  |
| I <sub>PWM_SRC</sub>            | DW/M Din Input Current                   | PWM = 0 V                         |     | -200 |      | μA    |  |  |
| I <sub>PWM_SNK</sub>            |                                          | PWM = 5 V                         |     | 200  |      | μA    |  |  |
| V <sub>TRI</sub>                | PWM Tri-State Window                     |                                   | 1.6 |      | 3.4  | V     |  |  |
| V <sub>PMW_FLOAT</sub>          | PWM Tri-State Voltage Clamp              | PWM = Floating                    |     | 2.5  |      | V     |  |  |
| FCCM Input                      |                                          |                                   |     |      |      |       |  |  |
| V <sub>FCCM_H</sub>             | Logic High Input Voltage                 |                                   | 3.9 |      |      | V     |  |  |
| V <sub>FCCM_L</sub>             | Logic Low Input Voltage                  |                                   |     |      | 1.1  | V     |  |  |
| I <sub>FCCM_SRC</sub>           | FCCM Pin Input Current                   | FCCM = 0 V                        |     | -50  |      | μA    |  |  |
| I <sub>FCCM_SNK</sub>           |                                          | FCCM = 5 V                        |     | 50   |      | μA    |  |  |
| V <sub>TRI</sub>                | FCCM Input Tri-State Threshold<br>Window | FCCM = Floating                   | 2.0 |      | 3.0  | V     |  |  |
| t <sub>PS4 EXIT</sub>           | Power Stage 4 Exit Latency               |                                   |     | 5    | 15   | μs    |  |  |

Note:

4. All voltages are specified with respect to the corresponding AGND pin.



### **Electrical Characteristics**<sup>(4)</sup>

T<sub>J</sub> = 25 °C to 125 °C. Typical values reflect 25 °C ambient temperature; VCC = 5 V, unless otherwise specified.

| Symbol               | Parameter                              | Min                                                                                                                             | Тур | Мах | Units |    |
|----------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|----|
| Gate Driver Tir      | ning                                   |                                                                                                                                 | Ċ   |     |       |    |
| t <sub>RISE_GH</sub> | High-Side Driver Rise Time             | 3 nF Load                                                                                                                       |     | 8   |       | ns |
| t <sub>FALL_GH</sub> | High-Side Driver Fall Time             | 3 nF Load                                                                                                                       |     | 8   |       | ns |
| t <sub>RISE_GL</sub> | Low-Side Driver Rise Time              | 3 nF Load                                                                                                                       |     | 8   |       | ns |
| t <sub>FALL_GL</sub> | Low-Side Driver Fall Time              | 3 nF Load                                                                                                                       |     | 4   |       | ns |
| t <sub>PDLU</sub>    | PWM to High-Side Gate                  | PWM: $H \rightarrow L$ , VSWH: $H \rightarrow L$                                                                                |     | 30  |       | ns |
| t <sub>PDLL</sub>    | PWM to Low-Side Gate                   | $PWM:\ L\toH,\ GL:\ H\toL$                                                                                                      |     | 25  |       | ns |
| t <sub>PDHU</sub>    | Low-Side to High-Side Gate<br>Deadtime | $GL \colon H \to L,  GH \colon L \to H$                                                                                         |     | 15  |       | ns |
| t <sub>PDHL</sub>    | High-Side to Low-Side Gate<br>Deadtime | VSWH: $H \rightarrow 1V$ , GL: $L \rightarrow H$                                                                                |     | 13  |       | ns |
| t <sub>TSSHD</sub>   | Tri-State Shutdown Delay               | PWM: L $\rightarrow$ VTRI, GL: H $\rightarrow$ L and<br>PWM: H $\rightarrow$ VTRI, VSWH: H $\rightarrow$ L                      |     | 150 |       | ns |
| t <sub>TSEXIT</sub>  | Tri-State Propagation Delay            | $\begin{array}{l} PWM: VTRI \rightarrow H,  VSWH: L \rightarrow H \\ PWM: VTRI \rightarrow L,  GL: L \rightarrow H \end{array}$ |     | 45  |       | ns |
| t <sub>LGMIN</sub>   | LS Minimum On Time                     | FCCM = L                                                                                                                        |     | 350 |       | ns |
| Gate Driver Ou       | itput                                  |                                                                                                                                 |     |     |       |    |
| R <sub>GH SRC</sub>  | High-Side Source Resistance            | Current = 500mA                                                                                                                 |     | 1   |       | Ω  |
| I <sub>GH_SRC</sub>  | High-Side Source Current               | GH-PHASE = 2.5V                                                                                                                 |     | 2   |       | А  |
| R <sub>GH_SNK</sub>  | High-Side Sink Resistance              | Current = 500mA                                                                                                                 |     | 1   |       | Ω  |
| I <sub>GH_SNK</sub>  | High-Side Sink Current                 | GH-PHASE = 2.5V                                                                                                                 |     | 2   |       | А  |
| R <sub>GL_SRC</sub>  | Low-Side Source Resistance             | Current = 500mA                                                                                                                 |     | 1   |       | Ω  |
| I <sub>GL_SRC</sub>  | High-Side Source Current               | GL = 2.5V                                                                                                                       |     | 2   |       | А  |
| R <sub>GL_SNK</sub>  | High-Side Sink Resistance              | Current = 500mA                                                                                                                 |     | 0.5 |       | Ω  |
| I <sub>GL_SNK</sub>  | High-Side Sink Current                 | GL = 2.5V                                                                                                                       |     | 4   |       | А  |

#### Note:

4. All voltages are specified with respect to the corresponding AGND pin.

5. Characterization value. Not tested in production.



# Functional Block Diagram



**Timing Diagrams** 



Figure 1. PWM Logic Input Timing Diagram



# **Timing Diagrams**



Figure 2. PWM Logic Input Timing Diagram







# **Typical Characteristics**

 $T_A = 25$  °C, VCC = 5V, unless otherwise specified.



Figure 4. PWM Threshold vs. Temperature



Figure 6. UVLO (VCC) Threshold vs. Temperature



Figure 5. PWM Threshold vs. Temperature





### **Application Information**

AOZ59141DI is a dual channel synchronous driver IC designed to work over an input voltage range of 4.5V to 5.5V. High current MOSFET Gate Drivers are integrated in the package to minimize parasitic loop inductance for optimum switching efficiency.

#### **Bootstrap Power Supply for High-Side Driver**

The boost supply for driving the High-Side MOSFET is generated by connecting a small capacitor (100 nF) between the BOOT (Pin 4) and the switching node PHASE (Pin 2). It is recommended that this capacitor CBOOT should be connected to the device across Pin 2 and Pin 4 as close as possible. A bootstrap switch is integrated into the device to reduce external component count. An optional resistor RBOOT in series with CBOOT between  $1\Omega$  to  $5\Omega$  can be used to slow down the turn on speed of the High-Side driver output to achieve lower switching node spikes at the external power stage.

#### Input Voltage VCC and Under-Voltage Lockout

AOZ59141DI is rated to operate over a wide input range from 4.5 V to 5.5 V. The PHASE and BOOT is rated to operate up to 40V at the power stage.

AOZ59141DI starts up to normal operation when VCC rises above the Under-Voltage LockOut (UVLO) threshold voltage. The UVLO release is set at 3.5V typically.

#### **PWM Input**

AOZ59141DI is compatible with 5V (CMOS) PWM logic. Refer to Figure 1 for PWM logic timing and propagation delays diagram between PWM input and the gate driver outputs.

The PWM is also compatible with Tri-State input. When the PWM output from the external PWM controller is in high impedance or not connected both High-Side and Low-Side driver output are turned off. Table 1 shows the thresholds level for high-to-low and low-to-high transitions as well as Tri-State window.

There is a Holdoff Delay between the corresponding PWM Tri-State signal and the gate drivers to prevent spurious triggering of Tri-State mode which may be caused by noise or PWM signal glitches. The Holdoff Delay is typically 150 ns.

#### Table 1. PWM Input and Tri-State Threshold

| Threshold  | VPWMH | VPWML | VTRIH | VTRIL |  |  |
|------------|-------|-------|-------|-------|--|--|
| AOZ59141DI | 4.2V  | 0.72V | 2.0V  | 3.0V  |  |  |

Note: See Figure 2 for propagation delays and Tri-State window

### Diode Mode Emulation of Low-Side MOSFET (FCCM)

AOZ59141DI can operate in the diode emulation or pulse skipping mode using FCCM (Pin 1). This enables the High-Side and Low-Side driver to operate in asynchronous mode during start up, light load or under pre-bias conditions.

When FCCM is high, the module will operate in Continuous Conduction Mode (CCM). The Driver logic will use the PWM signal and generate both the High-Side and Low-Side complementary gate drive outputs with minimal anti-overlap delays to avoid cross conduction.

When FCCM is low, the module can operate in Discontinuous Conduction Mode (DCM). The High-Side MOSFET gate drive output is not affected but Low-Side MOSFET will enter diode emulation mode. See Table 2 for the truth table for PWM and FCCM inputs.

| Table 2. PWM | and FCCM Co | ntrol Logic Tr | uth Table |
|--------------|-------------|----------------|-----------|
|              |             |                |           |

| FCCM      | PWM       | GH | GL                           |
|-----------|-----------|----|------------------------------|
| L         | L         | L  | H if IL > 0A<br>L if IL < 0A |
| L         | Н         | Н  | L                            |
| Н         | L         | L  | Н                            |
| Н         | Н         | Н  | L                            |
| L         | Tri-State | L  | L                            |
| Н         | Tri-State | L  | L                            |
| Tri-State | Х         | L  | L                            |

#### **Gate Drives**

AOZ59141DI is a high current high-speed driver that generates the floating gate driver for the external High-Side MOSFET and a complementary driver for the external Low-Side MOSFET. An internal shoot through protection scheme is implemented to ensure that both drivers cannot be turned on at the same time. The operation of PWM signal transition is illustrated as below.

1. PWM from logic Low to logic High

When the falling edge of Low-Side Gate Driver output GL goes below 1 V, the blanking period is activated. After a pre-determined value ( $t_{PDHU}$ ), the complementary High-Side Gate Driver output GH is turned on.

2. PWM from logic High to logic Low

When the falling edge of the switching node PHASE goes below 1 V, the blanking period is activated. After a pre-determined value ( $t_{PDHL}$ ), the complementary Low-Side Gate Driver output GL is turned on.



### Package Dimensions, DFN2x2-8L



#### RECOMMENDED LAND PATTERN



| EVADOLE | DIMENS | SIONS IN MILLIN | METERS | DIM       | ENSIONS IN INCH | ES    |  |
|---------|--------|-----------------|--------|-----------|-----------------|-------|--|
| SIMBOLS | MIN    | NOM             | MAX    | MIN       | NOM             | MAX   |  |
| Α       | 0.70   | 0.75            | 0.80   | 0.028     | 0.030           | 0.031 |  |
| A1      | 0.00   | 0.02            | 0.05   | 0.000     | 0.001           | 0.002 |  |
| b       | 0.18   | 0.25            | 0.30   | 0.007     | 0.010           | 0.012 |  |
| с       |        | 0.20 Ref        | _      |           | 0.008 Ref       | —     |  |
| D       | 1.90   | 2.00            | 2.10   | 0.075     | 0.079           | 0.083 |  |
| D1      | 1.35   | 1.50            | 1.60   | 0.053     | 0.059           | 0.063 |  |
| E       | 1.90   | 2.00            | 2.10   | 0.075     | 0.079           | 0.083 |  |
| E1      | 0.75   | 0.90            | 1.00   | 0.030     | 0.035           | 0.039 |  |
| е       |        | 0.50 BSC        |        | 0.020 BSC |                 |       |  |
| L       | 0.20   | 0.30            | 0.40   | 0.008     | 0.012           | 0.016 |  |
| R       |        | 0.20            |        |           | 0.008           |       |  |
| aaa     |        | 0.15            |        | 0.006     |                 |       |  |
| bbb     |        | 0.10            |        | 0.004     |                 |       |  |
| ccc     |        | 0.10            |        | 0.004     |                 |       |  |
| ddd     |        | 0.08            |        |           | 0.003           |       |  |

NOTE

- 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-1994.
- 2. CONTROLLING DIMENSION IS MILLIMETER.
- CONVERTED INCH DIMENSIONS ARE NOT NECESSARILY EXACT. 3. DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.10mm. AND 0.30mm FROM THE TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER END OF THE TERMINAL, THE DIMENSION b SHOULD NOT BE MEASURED IN THAT RADIUS AREA.
- 4. COPLANARITY ddd APPLIERS TO THE TERMINALS AND ALL OTHER BOTTOM SURFACE METALLIZATION.



## Tape and Reel Dimensions, DFN2x2-8L



| -      |                      |               |               |               |                     |                     |                        |               |               |               |               |               |                |
|--------|----------------------|---------------|---------------|---------------|---------------------|---------------------|------------------------|---------------|---------------|---------------|---------------|---------------|----------------|
| OPTION | PACKAGE              | A0            | BO            | KO            | DO                  | D1                  | E                      | E1            | E5            | PO            | P1            | P2            | Т              |
| 1      | DFN 2×2<br>DFN 2×2A  | 2,25<br>±0.05 | 2,25<br>±0.05 | 1,00<br>±0.05 | 1,50<br>+0.10<br>-0 | 1,00<br>+0.25<br>-0 | 8,00<br>+0,30<br>-0.10 | 1.75<br>±0.10 | 3,50<br>±0.05 | 4,00<br>±0.10 | 4,00<br>±0.10 | 2,00<br>±0.05 | 0,254<br>±0.02 |
| 2      | DFN 2×2B<br>DFN 2×2C | 2.30<br>±0.20 | 2.30<br>±0.20 | 1.00<br>±0.20 | 1.50<br>+0.10<br>-0 | 1.00<br>MIN,        | 8.00<br>+0.30<br>-0.10 | 1.75<br>±0.10 | 3.50<br>±0.05 | 4.00<br>±0.20 | 4.00<br>±0.20 | 2.00<br>±0.05 | 0.30<br>±0.05  |

### DFN2x2/DFN2x2A/DFN2x2B/DFN2x2C







## **Part Marking**



### LEGAL DISCLAIMER

Applications or uses as critical components in life support devices or systems are not authorized. Alpha and Omega Semiconductor does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations.

AOS's products are provided subject to AOS's terms and conditions of sale which are set forth at: http://www.aosmd.com/terms\_and\_conditions\_of\_sale

### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.

2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.